Paper
26 October 2004 Automated synthesis of Dadda multipliers
Author Affiliations +
Abstract
Although Dadda multipliers offer the greatest speed potential with a delay proportional to log(n), they are not often used in everyday designs because of their irregular structure and the ensuing difficulty this entails in their implementation. This paper presents a program which automatically generates HDL code describing a Dadda multiplier of specified size. The resulting HDL code is then synthesized to a generic library in the TSMC13G process (0.13um). It is observed that delay increases only marginally when increasing the multiplier size from 16 to 64 bits, while total area increases drastically.
© (2004) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Travis Lanier, Jacob Wilcox, and Earl E. Swartzlander Jr. "Automated synthesis of Dadda multipliers", Proc. SPIE 5559, Advanced Signal Processing Algorithms, Architectures, and Implementations XIV, (26 October 2004); https://doi.org/10.1117/12.559866
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Computer aided design

Very large scale integration

Binary data

Logic

Capacitance

Computer engineering

Logic devices

RELATED CONTENT

An Ultra-Fast SBNR Divider
Proceedings of SPIE (May 17 1989)
Arithmetic processor design for the T9000 transputer
Proceedings of SPIE (December 01 1991)
Optimization of the final adder stage of fast multipliers
Proceedings of SPIE (September 03 2008)
Temperature effects on circuit synchronism
Proceedings of SPIE (June 30 2005)

Back to Top